# POLPREVODNIŠKE NAPRAVE

# Hallov pojav



$$qvB = qE$$
, torej  $vB = E$   $j = qvn$ 

Hallov koeficient: 
$$R_H = \frac{E}{jB} = \frac{1}{qn}$$

Domov > Semiconductors - ICs > Sensors > Hall Effect > Rezultati

#### Št. Najdenih Izdelkov Za "Hall Sensor": 202





#### INTERNAL PULL-UP HALL EFFECT LATCH FOR HIGH TEMPERATURE

#### Description

AH173 is a single-digital-output Hall-Effect latch sensor with pull-up resistor for high temperature operation. The device includes an on-chip Hall voltage generator for magnetic sensing, an amplifier to amplify Hall voltage, a comparator to provide switching hysteresis for noise rejection, and an output driver with a pull-up resistor (Rpu). An internal bandgap regulator provides a temperature compensated supply voltage for internal circuits and allows a wide operating supply range.

When the magnetic flux density (B) is larger than operate point (Bop), output is switched on (OUT pin is pulled low). The output state is held on until a magnetic flux density reversal falls below Brp. When B is less than Brp, the output is switched off.

The AH173 is available in SIP-3L and SC59 packages.

#### Features

- Bipolar Hall-Effect latch sensor
- · 3V to 20V DC operating voltage
- Built-in pull-up resistor
- 25mA output sink current
- Operating temperature: -40°C to +125°C
- SIP-3L and SC59 packages (SC59 is commonly known as SOT23 in Asia)
- Green Molding Compound (No Br, Sb) (Note 1)

#### Pin Assignments





#### **Applications**

- Rotor Position Sensing
- Current Switch
- Encoder
- RPM Detection

### **Typical Application Circuit**



Digital Hall Effect Sensor

M: Three Phase Hall Motor

Hall Motor Driver



The motor from a 3.5" floppy disk drive. The coils, arranged radially, are made from copper wire coated with blue insulation. The rotor (upper right) has been removed and turned upside-down. The grey ring inside its cup is a permanent magnet.

## ELEKTRONI V MOČNEM MAGNETNEM POLJU



# Integer quantum Hall effect (IQHE)



$$R_K = \frac{h}{e^2} = 25812.807443\Omega$$
  $R_H = R_K/N$ 

Nobelova: von Klitzing (1985)



# Sprememba definicij enot SI (2019)



http://en.wikipedia.org/wiki/Proposed\_redefinition\_of\_Sl\_base\_units

# Fractional quantum Hall effect (FQHE)



Nobelova: Laughlin, Stroemer, Tsui (1998)



## FAMILY OF HALL EFFETS





### Personal life [edit]

Haldane is a British citizen and United States permanent resident. Haldane and his wife, Odile Belmont, live in Princeton, New Jersey. His father was a doctor in the British army stationed in Yugoslavia/Austria border and there he met young medicine student Ljudmila Renko, a Slovene, and subsequently married her and moved back to England where Duncan was born. [22][23]

### Personal life [edit]

Haldane is a British and Slovenian citizen and United States permanent resident. Haldane and his wife, Odile Belmont, live in Princeton, New Jersey. [21] His father was a doctor in the British Army stationed on Yugoslavia/Austria border and there he met young medicine student Ljudmila Renko, a Slovene, and subsequently married her and moved back to England where Duncan was born. [22][23]

He received Slovenian citizenship at a ceremony at the Slovenian Embassy in Washington, DC on March 22, 2019.[24]

# Nobelova: Kosterlitz, Haldane, Thouless (2016)



# Fotoprevodnik



$$\sigma = qn\beta$$

### **CdS PHOTOCONDUCTIVE CELLS**

### GL5528



Epoxy encapsulated

Quick response

▲ Small size

High sensitivity

Reliable performance

▲ Good characteristic of spectrum

Light Resistance at 10Lux (at 25℃) 8~20KΩ

Dark Resistance at 0 Lux 1.0MΩ(min)

Gamma value at 100-10Lux 0.7

Power Dissipation(at 25°C) 100mW

Max Voltage (at 25℃) 150V

Spectral Response peak (at 25°C) 540nm

Ambient Temperature Range: - 30~+70℃

#### **Outline**



#### Measuring Conditions

- Light Resistance: measured at 10 lux with standard light A (2854k color temperature) and 2h pre-illumination at 400-600 lux prior to testing.
- Dark Resistance: measured 10 seconds after pulsed 10 lux.
- Gamma Characteristic: between 10 lux and 100 lux and given by

$$T = \frac{\log (R10/R100)}{\log (100/10)} = \log (R10/R100)$$

R10, R100 cell resistance at 10 lux and 100 lux. The error of T is +0.1.

 Pmax: Max. power dissipation at ambient temperature of 25°C.

#### Illuminance Vs. Photo Resistance



# Osvetljenost

# luks [lx] = lumen/kvadratni meter [lm/m<sup>2</sup>]

| Examples                             |                                                               |  |  |  |
|--------------------------------------|---------------------------------------------------------------|--|--|--|
| Illuminance Surfaces illuminated by: |                                                               |  |  |  |
| 0.0001 lux                           | Moonless, overcast night sky (starlight)[3]                   |  |  |  |
| 0.002 lux                            | Moonless clear night sky with airglow[3]                      |  |  |  |
| 0.27-1.0 lux                         | Full moon on a clear night[3][4]                              |  |  |  |
| 3.4 lux                              | Dark limit of civil twilight under a clear sky <sup>[5]</sup> |  |  |  |
| 50 lux                               | Family living room lights (Australia, 1998)[6]                |  |  |  |
| 80 lux                               | Office building hallway/toilet lighting[7][8]                 |  |  |  |
| 100 lux                              | Very dark overcast day <sup>[3]</sup>                         |  |  |  |
| 320-500 lux                          | Office lighting <sup>[6][9][10][11]</sup>                     |  |  |  |
| 400 lux                              | Sunrise or sunset on a clear day.                             |  |  |  |
| 1000 lux                             | Overcast day;[3] typical TV studio lighting                   |  |  |  |
| 10 000–25 000 lux                    | Full daylight (not direct sun)[3]                             |  |  |  |
| 32 000-100 000 lux                   | Direct sunlight                                               |  |  |  |



fotopična krivulja: največja občutljivost pri 550 nm

## Dioda











tok zasičenja





## termistor

$$lpha_T = rac{1}{R(T)} rac{dR}{dT}.$$



# termočlen





| ANSI/ASTM | Symbol<br>Single | Generic<br>Names                                                                                                                  |
|-----------|------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| T         | TP<br>TN         | Copper<br>Constantan, Nominal<br>Composition: 55% Cu, 45% Ni                                                                      |
| J         | JP<br>JN         | Iron<br>Constantan, Nominal<br>Composition: 55% Cu, 45% Ni                                                                        |
| Е         | EP<br>EN         | Chromel®, Nominal<br>Composition: 90% Ni, 10% Cr<br>Constantan, Nominal<br>Composition: 55% Cu, 45% Ni                            |
| K         | KP<br>KN         | Chromel, Nominal<br>Composition: 90% Ni, 10% Cr<br>Alumel®, Nominal<br>Composition:<br>95% Ni, 2% Mn, 2% Al                       |
| N         | NP<br>NN         | Nicrosil®, Nominal<br>Compositions: 84.6% Ni,<br>14.2% Cr, 1.4% Si<br>Nisil®, Nominal<br>Composition: 95.5% Ni,<br>4.4% Si, 1% Mg |
| S         | SP<br>SN         | Platinum 10% Rhodium<br>Pure Platinum                                                                                             |
| R         | RP<br>RN         | Platinum 13% Rhodium<br>Pure Platinum                                                                                             |
| В         | BP<br>BN         | Platinum 30% Rhodium<br>Platinum 6% Rhodium                                                                                       |
| C*        | P<br>N           | Tungsten 5% Rhenium<br>Tungsten 26% Rhenium                                                                                       |

|           |                                                                               | *C                                                    |                                                          |
|-----------|-------------------------------------------------------------------------------|-------------------------------------------------------|----------------------------------------------------------|
| ANSI/ASTM | Temperature Range                                                             | Standard                                              | Special                                                  |
| T         | -200° to -67°<br>-67° to -62°<br>-62° to 125°<br>125° to 133°<br>133° to 370° | ± 1.5% T<br>± 1°<br>± 1°<br>± 1°<br>± 1°<br>± 0.75% T | ± 0.8% T*<br>± 0.8% T*<br>± 0.5°<br>± 0.4% T<br>± 0.4% T |
| J         | 0° to 275°<br>275° to 293°<br>293° to 760°                                    | ± 2.2°<br>± 2.2°<br>± 0.75% T                         | ± 1.1°<br>± 0.4% T<br>± 0.4% T                           |
| Е         | -200° to -170°<br>-170° to 250°<br>250° to 340°<br>340° to 870°               | ± 1% T<br>± 1.7°<br>± 1.7°<br>± 0.5% T                | ± 1"*<br>± 1"*<br>± 0.4% T<br>± 0.4% T                   |
| K         | -200° to -110°<br>-100° to 0°<br>0° to 275°<br>275° to 293°<br>293° to 1260°  | ± 2% T<br>± 2.2°<br>± 2.2°<br>± 2.2°<br>± 0.75% T     | <br>± 1.1°<br>± 0.4% T<br>± 0.4% T                       |
| N         | 0° to 275°<br>275° to 293°<br>293° to 1250°                                   | ± 2.2°<br>± 2.2°<br>± 0.75% T                         | ± 1.1°<br>± 0.4% T<br>± 0.4% T                           |
| R or S    | 0° to 1260°<br>1260° to 1480°                                                 | ± 1.5°<br>± 0.25% T                                   | ± 0.6°<br>± 0.1% T                                       |
| В         | 870° to 1700°                                                                 | ± 0.5% T                                              | ± 0.25%                                                  |
| C         | 0° to 426°<br>426° to 2315°                                                   | ± 4.4°<br>± 1% T                                      | _                                                        |

## **FOTODIODA**













# avalanche photodiode



#### Single Photon Detection Modules with Fixed Gain



Add To Cart

- Wavelength Range: 400 nm 1000 nm
- Free-Space or FC/PC Connector Versions
- Maximum Dark Count Rate: 100 Hz or 250 Hz.
- High Photon Detection Efficiency (See Table to the Right)
- Ø100 µm Active Detector (Nominal)

These SPDMHx Single Photon Detector Modules feature high photon detection efficiencies (PDEs) that extend into the NIR and low dark count rates, enabled by combining ultra-low-noise silicon avalanche photodiodes with specially developed quenching and signal processing electronics. Incoming photons generate corresponding electrical pulses that are

converted into TTL pulses at the LEMO connector output. A LEMO to BNC adapter is included.

Versions are available with a maximum dark count rate of 100 Hz (Item #s SPDMH2 and SPDMH2F) or 250 Hz (Item #s SPDMH3 and SPDMH3F).

The detectors can be purchased in a free-space version (Item #s SPDMH2 or SPDMH3) that has internal SM1 (1.035"-40) threading for compatibility with <u>Ø1" lens tubes</u>. We also offer versions with an FC/PC fiber optic receptacle that is pre-aligned to the detector, allowing a multimode fiber optic patch cable to be directly connected to the input (Item #s SPDMH2F or SPDMH3F).

For flexible integration into optical systems, there is an 8-32 tapped hole on each side of the input. The base plate of the detector can be mounted directly to an optical table or breadboard using CL4 Table Clamps. Alternatively, three Ø3.9 mm (Ø0.15") through holes on each side of the base plate accept 6-32 screws for compatibility with the BA4 mounting base. For the free-space detectors, we recommend mounting the BA4 mounting base to a 3-Axis translation stage or other positioning stage to enable precise alignment.

In order to avoid damage to the module, adequate heat sinking must be provided by placing or mounting the module onto a suitable heat sink, e.g. an optical table, breadboard or base plate. Avoid stray light impinging

A power supply with a region-specific plug is included with each module.

on the detector, which affects the count rate. Employ appropriate shielding for the SPDMH2 and SPDMH3 free space models and make sure that any optical fiber assembly attached to the FC/PC connector of the SPDMH2F or SPDMH3F modules shields unwanted light.

| Item #                                              | SPDMH2a                                                      | SPDMH2Fa     | SPDMH3a      | SPDMH3Fa |  |
|-----------------------------------------------------|--------------------------------------------------------------|--------------|--------------|----------|--|
| Detector                                            |                                                              |              |              |          |  |
| Detector Type                                       |                                                              | Si Avalanche | Photodetecto | r        |  |
| Wavelength Range                                    |                                                              | 400 nm -     | 1000 nm      |          |  |
| Photon Detection<br>Efficiency                      |                                                              |              |              |          |  |
| Active Detector Sizeb                               | Ø100 µm (Nominal)                                            |              |              |          |  |
| Typical Photon<br>Detection Efficiency <sup>c</sup> | 10% @ 405 nm<br>50% @ 520 nm<br>70% @ 670 nm<br>60% @ 810 nm |              |              |          |  |
| Dark Count Rate (Max)                               | 100 Hz 250 Hz                                                |              |              |          |  |
| Count Rate                                          | 20 MHz (Max)                                                 |              |              |          |  |
| Input Fiber Compatibility                           |                                                              |              |              |          |  |
| Fiber Connector                                     | N/A                                                          | FC/PC        | N/A          | FC/PC    |  |
| Input Fiber<br>Core Diameter (Max)                  | N/A                                                          | <105 µm      | N/A          | <105 µm  |  |
| Numerical Aperture                                  | N/A ≤0.29 N/A ≤0                                             |              |              |          |  |

- See the Specs tab for complete specifications.
- b. The active area of the integrated Si Avalanche Photodetector is larger than 100 µm. The SPDMH2F and SPDMH3F modules are optimized for optical fibers as specified above. A pre-aligned GRIN lens focuses the light onto a spot of <70 µm diameter in the center of the detector.
- c. Specifications are valid for modules without the FC/PC connector.

Based on your currency / country selection, your order will ship from Munich, Germany

| +1   | Qty | Docs | Part Numbe | r - Universal                                                                                                    | Price ex VAT | Available |
|------|-----|------|------------|------------------------------------------------------------------------------------------------------------------|--------------|-----------|
| +1)  |     |      | SPDMH2     | Single Photon Detection Module, 400 - 1000 nm, Ø100 $\mu m$ Active Area, 100 Hz Dark Count Rate                  | 5.072,90 €   | Today     |
| +1)= |     |      | SPDMH2F    | Single Photon Detection Module, 400 - 1000 nm, Ø100 $\mu m$ Active Area, 100 Hz Dark Count Rate, FC/PC Connector | 5.521,49€    | Today     |
| +1)= |     |      | SPDMH3     | Single Photon Detection Module, 400 - 1000 nm, Ø100 $\mu m$ Active Area, 250 Hz Dark Count Rate                  | 4.118,45 €   | Today     |
| +1 📜 |     |      | SPDMH3F    | Single Photon Detection Module, 400 - 1000 nm, Ø100 $\mu$ m Active Area, 250 Hz Dark Count Rate, FC/PC Connector | 4.872,47 €   | Today     |

# tranzistor na poljski pojav









Linear operating region (ohmic mode)



MOSFET Functioning / Olivier Deleage & Peter Scott / CC BY SA

## High-k/Metal Gate





# W. Shockley (1910-1989)



Nobelova 1956 (izum tranzistorja, skupaj z Brattainom in Bardeenom)

#### The silicon transistor [edit]

In 1953, William Shockley left Bell Labs in a disagreement over the handling of the invention of the transistor. After returning to California Institute of Technology for a short while, Shockley moved to Mountain View, California, in 1956, and founded Shockley Semiconductor Laboratory. Unlike many other researchers who used germanium as the semiconductor material, Shockley believed that silicon was the better material for making transistors. Shockley intended to replace the current transistor with a new three-element design (today known as the Shockley diode), but the design was considerably more difficult to build than the "simple" transistor. In 1957, Shockley decided to end research on the silicon transistor. As a result of Shockley's abusive management style, eight engineers left the company to form Fairchild Semiconductor; Shockley referred to them as the "traitorous eight". Two of the original employees of Fairchild Semiconductor, Robert Noyce and Gordon Moore, would go on to found Intel. [20][21]

## Traitorous eight

From Wikipedia, the free encyclopedia

Semiconductor Laboratory in 1957. William Shockley had in 1956 recruited a group of young PhD graduates with the goal to develop and produce new semiconductor devices. While Shockley had received a Nobel Prize in Physics and was an experienced researcher and teacher, his managing of the group created harsh working conditions. [note 1] He chose a strategy for circuit design that failed and created an intolerable working atmosphere. [note 2] The group of PhD graduates hired demanded that Shockley be replaced. When their demands were rebuffed, they realized they had to leave.

Shockley described their leaving as a "betrayal". The eight who left Shockley Semiconductor were Julius Blank, Victor Grinich, Jean Hoerni, Eugene Kleiner, Jay Last, Gordon Moore, Robert Noyce and Sheldon Roberts. In August 1957 they reached an agreement with Sherman Fairchild and on September 18, 1957



From left to right: Gordon Moore, C. Sheldon Roberts, Eugene
Kleiner, Robert Noyce, Victor Grinich, Julius Blank, Jean Hoerni and Jay
Last. (1960)

they formed Fairchild Semiconductor. The newly founded Fairchild Semiconductor soon grew into a leader of the semiconductor industry. In 1960 it became an incubator of Silicon Valley, and was directly or indirectly involved in the creation of dozens of corporations such as AMD and Intel.<sup>[1]</sup> These many spin-off companies came to be known as "Fairchildren".

# 1953 "Experimental" Philco Surface Barrier Transistor



Original hand-written description information on outside of tube box



"Experimental" Transistor



Philco Marked







**Production Model Enlarged View** 

# FinFET, MUGFET

multiple gate







CNFET / Joerg Appenzeller





#### Commercialization [edit]

The industry's first 25 nanometer transistor operating on just 0.7 volts was demonstrated in December 2002 by TSMC. The "Omega FinFET" design, named after the similarity between the Greek letter "Omega" and the shape in which the gate wraps around the source/drain structure, has a gate delay of just 0.39 picosecond (ps) for the N-type transistor and 0.88 ps for the P-type.

In 2004, Samsung demonstrated a "Bulk FinFET" design, which made it possible to mass-produce FinFET devices. They demonstrated dynamic random-access memory (DRAM) manufactured with a 90 nm Bulk FinFET process.<sup>[14]</sup>

In 2011, Intel demonstrated tri-gate transistors, where the gate surrounds the channel on three sides, allowing for increased energy efficiency and lower gate delay—and thus greater performance—over planar transistors.<sup>[25][26][27]</sup>

Commercially produced chips at 22 nm and below have generally utilised FinFET gate designs (but planar processes do exist down to 18 nm, with 12 nm in development). Intel's tri-gate variant were announced at 22 nm in 2011 for its lvy Bridge microarchitecture. These devices shipped from 2012 onwards. From 2014 onwards, at 14 nm (or 16 nm) major foundries (TSMC, Samsung, GlobalFoundries) utilised FinFET designs.

In 2013, SK Hynix began commercial mass-production of a 16 nm process, [29] TSMC began production of a 16 nm FinFET process, [30] and Samsung Electronics began production of a 10 nm process. [31] TSMC began production of a 7 nm process in 2017, [32] and Samsung began production of a 5 nm process in 2018. [33] In 2019, Samsung announced plans for the commercial production of a 3 nm GAAFET process by 2021. [34]

Commercial production of nanoelectronic FinFET semiconductor memory began in the 2010s.<sup>[1]</sup> In 2013, SK Hynix began mass-production of 16 nm NAND flash memory,<sup>[29]</sup> and Samsung Electronics began production of 10 nm multi-level cell (MLC) NAND flash memory.<sup>[31]</sup> In 2017, TSMC began production of SRAM memory using a 7 nm process.<sup>[32]</sup>

# logična vrata v tehnologiji CMOS

CMOS = arhitektura in tehnologija izdelave









NAND NOR



flip flop

# TEHNOLOŠKI VOZEL

In previous editions of the ITRS, the term "technology node" (or "hpXX node") was used in an attempt to provide a single, simple indicator of overall industry progress in integrated circuit (IC) feature scaling. It was specifically defined as the smallest half-pitch of contacted metal lines on any product. Historically, DRAM has been the product which, at a given time, exhibited the tightest contacted metal pitch and, thus, it "set the pace" for the ITRS technology nodes. However, we are now in an era in which there are multiple significant drivers of scaling and believe that it would be misleading to continue with a single highlighted driver, including DRAM





Figure 1

2011 Definition of Pitches

Table B ITRS Table Structure—Key Lithography-related Characteristics by Product
Near-term Years

| Year of Production                                      | 2011   | 2012   | 2013   | 2014   | 2015   | 2016   | 2017   | 2018   |
|---------------------------------------------------------|--------|--------|--------|--------|--------|--------|--------|--------|
| Flash ½ Pitch (nm) (un-contacted Poly)(f)[2]            | 22     | 20     | 18     | 17     | 15     | 14.2   | 13.0   | 11.9   |
| DRAM ½ Pitch (nm) (contacted)[1,2]                      | 36     | 32     | 28     | 25     | 23     | 20.0   | 17.9   | 15.9   |
| MPU/ASIC Metal 1 (M1) ½ Pitch (nm)[1,2]                 | 38     | 32     | 27     | 24     | 21     | 18.9   | 16.9   | 15.0   |
| MPU High-Performance Printed Gate Length (GLpr) (nm)    |        |        |        |        |        |        |        |        |
| ††[1]                                                   | 35     | 31     | 28     | 25     | 22     | 19.8   | 17.7   | 15.7   |
| MPU High-Performance Physical Gate Length (GLph)        |        |        |        |        |        |        |        |        |
| (nm)[1]                                                 | 24     | 22     | 20     | 18     | 17     | 15.3   | 14.0   | 12.8   |
|                                                         |        |        |        |        |        |        |        |        |
| ASIC/Low Operating Power Printed Gate Length (nm) ††[1] | 41     | 35     | 31     | 25     | 22     | 19.8   | 17.7   | 15.7   |
| ASIC/Low Operating Power Physical Gate Length (nm)[1]   | 26     | 24     | 21     | 19.4   | 17.6   | 16.0   | 14.5   | 13.1   |
| ASIC/Low Standby Power Physical Gate Length (nm)[1]     | 30     | 27     | 24     | 22     | 20     | 17.5   | 15.7   | 14.1   |
| MPU High-Performance Etch Ratio GLpr/GLph [1]           | 1.4589 | 1.4239 | 1.3898 | 1.3564 | 1.3239 | 1.2921 | 1.2611 | 1.2309 |
| MPU Low Operating Power Etch Ratio GLpr/GLph [1]        | 1.5599 | 1.4972 | 1.4706 | 1.2869 | 1.2640 | 1.2416 | 1.2196 | 1.1979 |

MPU = multiprocessor ASIC = application-specific integrated circuit

2011 edition

| Year of Production                                               | 2013      | 2015       | 2017        | 2019      | 2021      | 2023     | 2025     | 2028     |
|------------------------------------------------------------------|-----------|------------|-------------|-----------|-----------|----------|----------|----------|
| Logic Industry "Node Name" Label                                 | "16/14"   | "10"       | "7"         | "5"       | "3.5"     | "2.5"    | "1.8"    |          |
| Logic ½ Pitch (nm)                                               | 40        | 32         | 25          | 20        | 16        | 13       | 10       | 7        |
| Flash ½ Pitch [2D] (nm)                                          | 18        | 15         | 13          | 11        | 9         | 8        | 8        | 8        |
| DRAM ½ Pitch (nm)                                                | 28        | 24         | 20          | 17        | 14        | 12       | 10       | 7.7      |
| FinFET Fin Half-pitch (new) (nm)                                 | 30        | 24         | 19          | 15        | 12        | 9.5      | 7.5      | 5.3      |
| FinFET Fin Width (new) (nm)                                      | 7.6       | 7.2        | 6.8         | 6.4       | 6.1       | 5.7      | 5.4      | 5.0      |
| 6-t SRAM Cell Size(um2) [@60f2]                                  | 0.096     | 0.061      | 0.038       | 0.024     | 0.015     | 0.010    | 0.0060   | 0.0030   |
| MPU/ASIC HighPerf 4t NAND Gate Size(um2)                         | 0.248     | 0.157      | 0.099       | 0.062     | 0.039     | 0.025    | 0.018    | 0.009    |
| 4-input NAND Gate Density (Kgates/mm) [@155f2]                   | 4.03E+03  | 6.37E+03   | 1.01E+04    | 1.61E+04  | 2.55E+04  | 4.05E+04 | 6.42E+04 | 1.28E+05 |
| Flash Generations Label (bits per chip) (SLC/MLC)                | 64G /128G | 128G /256G | 256G / 512G | 512G / 1T | 512G / 1T | 1T / 2T  | 2T / 4T  | 4T / 8T  |
| Flash 3D Number of Layer targets (at relaxed Poly half pitch)    | 16-32     | 16-32      | 16-32       | 32-64     | 48-96     | 64-128   | 96-192   | 192-384  |
| Flash 3D Layer half-pitch targets (nm)                           | 64nm      | 54nm       | 45nm        | 30nm      | 28nm      | 27nm     | 25nm     | 22nm     |
| DRAM Generations Label (bits per chip)                           | 4G        | 8G         | 8G          | 16G       | 32G       | 32G      | 32G      | 32G      |
| 450mm Production High Volume Manufacturing Begins (100Kwspm)     |           |            |             | 2018      |           |          |          |          |
| Vdd (High Performance, high Vdd transistors)[**]                 | 0.86      | 0.83       | 0.80        | 0.77      | 0.74      | 0.71     | 0.68     | 0.64     |
| 1/(CV/I ) (1/psec) [**]                                          | 1.13      | 1.53       | 1.75        | 1.97      | 2.10      | 2.29     | 2.52     | 3.17     |
| On-chip local clock MPU HP [at 4% CAGR]                          | 5.50      | 5.95       | 6.44        | 6.96      | 7.53      | 8.14     | 8.8      | 9.9      |
| Maximum number wiring levels [unchanged                          | 13        | 13         | 14          | 14        | 15        | 15       | 16       | 17       |
| MPU High-Performance (HP) Printed Gate Length (GLpr) (nm) [**]   | 28        | 22         | 18          | 14        | 11        | 9        | 7        | 5        |
| MPU High-Performance Physical Gate Length (GLph) (nm) [**]       | 20        | 17         | 14          | 12        | 10        | 8        | 7        | 5        |
| ASIC/Low Standby Power (LP) Physical Gate Length (nm) (GLph)[**] | 23        | 19         | 16          | 13        | 11        | 9        | 8        | 6        |

# Peak Quoted Transistor Densities (MTr/mm2)

| AnandTech | IBM    | TSMC    | Intel   | Samsung |
|-----------|--------|---------|---------|---------|
| 22nm      |        |         | 16.50   |         |
| 16nm/14nm |        | 28.88   | 44.67   | 33.32   |
| 10nm      |        | 52.51   | 100.76  | 51.82   |
| 7nm       |        | 91.20   | 237.18* | 95.08   |
| 5nm       |        | 171.30  |         |         |
| 3nm       |        | 292.21* |         |         |
| 2nm       | 333.33 |         |         |         |

Data from Wikichip, Different Fabs may have different counting methodologies \* Estimated Logic Density

## Production Ramp-up Model and Technology/Cycle Timing



| http://en.wikipedia.org/w | Site Name \$                           | fabrication_plants  Location  | Start-up Cost [in USD bil] | Year<br>Production +<br>Start | Wafer Size [in mm] | Technology<br>node [in +<br>nm] |
|---------------------------|----------------------------------------|-------------------------------|----------------------------|-------------------------------|--------------------|---------------------------------|
| IM Flash                  | IM Flash <sup>[22]</sup>               | Singapore                     |                            | 2011.04                       | 300                | 25                              |
| TSMC                      | Fab 12                                 | Taiwan, Hsinchu               |                            |                               | 300                | 22                              |
| IBM                       | Building<br>323 <sup>[24][25]</sup>    | USA, NY,<br>Hopewell Junction | 2.5                        | 2002                          | 300                | 22                              |
| CNSE                      | CNSE NanoFab 300 North <sup>[26]</sup> |                               |                            |                               | 300                | 22                              |
| CNSE                      | CNSE NanoFab 300 South <sup>[26]</sup> |                               | .050                       | 2004                          | 300                | 22                              |
| CNSE                      | NanoFab<br>Central [26]                | USA, NY, Albany               | .150                       | 2009                          | 300                | 22                              |
| TSMC                      | Fab 15 <sup>[21]</sup>                 | Taiwan, Taichung              |                            | 2011Q4                        | 300                | 20                              |
| IM Flash                  | IM Flash                               | USA, UT, Lehi                 |                            |                               | 300                | 20                              |
| Samsung                   | Line-16 <sup>[47]</sup>                | South Korea,<br>Hwaseong      | 10.2                       | 2011                          | 300                | 20                              |
| Intel                     | D1D <sup>[1][2]</sup>                  | USA, OR,<br>Hillsboro         |                            | 2003                          | 300                | 14 / 22                         |
| Intel                     | D1X <sup>[3][2]</sup>                  | USA, OR,<br>Hillsboro         |                            | 2013                          | 300                | 14                              |
| Intel                     | Fab 42 <sup>[5][6]</sup> [2]           | USA, AZ,                      | 5                          | 2013 (plan),                  | 300                | 14                              |

### **News & Analysis**

## Samsung Breaks Ground on \$14 **Billion Fab**

### World's most expensive semi fab

#### R. Colin Johnson

5/8/2015 03:18 PM EDT 13 comments

NO RATINGS 1 saves LOGIN TO RATE



Business

Markets

World

Politics

More













13

PORTLAND, Ore. — The world's most expensive semiconductor fabrication plant--at over \$14 billion--was announced at the ground breaking ceremony Thursday (May 7) by Samsung. Located in the Godeok Industrial Complex at Pyeongtaek City Gyeonggi-do Province--called "Samsung Semiconductor Valley"--in South Korea, Samsung will be building 10-nanometer FinFET semiconductors there.

"The new fabrication plant in Pyeongtaek constitutes an important part of our vision to establish a globally balanced semiconductor fabrication network that further solidifies our strong global presence," Jim Elliott, corporate vice president, Samsung Semiconductor told EE Times. "The plant will play a key role in our future business initiatives, as we continue to invest in areas that contribute much towards our industry leadership."



SEMICONDUCTORS

DECEMBER 7, 2017 / 11:23 AM / 2 YEARS AGO

## TSMC says latest chip plant will cost around \$20 bln

2 MIN READ



TAIPEI, Dec 7 (Reuters) - Taiwan Semiconductor Manufacturing Co Ltd (TSMC), supplier to Apple Inc and Qualcomm Inc, on Thursday said a planned new factory would cost the world's largest contract chipmaker around \$20 billion.

TSMC in September said it would build a semiconductor fabrication plant (fab) in Taiwan dedicated to 3 nanometre (nm) technology. It did not say when the project will begin or end.

"This fab could cost upwards of \$20 billion and represents TSMC's commitment to drive technology forward," Co-Chief Executive Mark Liu, who will succeed Morris Chang as chairman next year, said at the firm's supply chain management forum.



N7 or N7P processes as it shares a number design rules between the two. The new N5 process is set to offer

a full node increase over the 7nm variants, and uses EUV technology extensively over 10+ layers, reducing

the total steps in production over 7nm. The new 5nm process also implements TSMC's next generation (5th

### TSMC's Test Chip: CPU and GPU Frequency

Of course, a test chip yielding could mean anything. A successful chip could just 'turn on', and the defect rate doesn't take into account how well the process can drive power and frequency. As part of the disclosure, TSMC also gave some 'shmoo' plots of voltage against frequency for their example test chip.



Fig.12 Shmoo plots of CPU/GPU blocks in a high yielding large logic test chip in 5nm qualification vehicle.

For CPU, the plot shows a frequency of 1.5 GHz at 0.7 volts, all the way up to 3.25 GHz at 1.2 volts. For GPU, the plot shows a frequency of 0.66 GHz at 0.65 volts, all the way up to 1.43 GHz at 1.2 volts.

#### IO Demonstration: PAM4

One of the key elements in future chips is the ability to support multiple communication technologies, and in the test chip TSMC also included a transceiver designed to enable high-speed PAM-4.



Fig.16 High speed PAM-4 transmitters build in a 5nm test chip demonstrate highest speed of 130Gb/s with 0.96pJ/bit and nominal 112Gb/s with 0.78pJ/bit energy efficiency [5]

We have already seen 112 Gb/s transceivers on other processes, and TSMC was able to do 112 Gb/s here with a 0.76 pJ/bit energy efficiency. Pushing the bandwidth further, TSMC was able to get 130 Gb/s still within tolerances in the eye diagram, but at a 0.96 pJ/bit efficiency. This bodes well for any PAM-4 based technologies, such as PCIe 6.0.

# Kaj je laser?

Kako se razlikujeta spontano in stimulirano sevanje?



spontano sevanje



stimulirano sevanje

















### Laser Diodes by Wavelength

Laser diodes, which are capable of converting electrical current into light, are available from Thorlabs with center wavelengths in the 375 - 2000 nm range and output powers from 1.5 mW up to 3 W. We also offer Quantum Cascade Lasers (QCLs) with center wavelengths ranging from 4.05 to 11.00 µm. Our semiconductor laser diodes come in a variety of packages, including standard Ø5.6 mm and Ø9 mm TO-cans, butterfly, laser pigtail, and chip on submount. QCLs come in Ø9 mm, C-mount, D-mount, and high heat load packages. We also offer optoelectronics mounts that directly accommodate many of our laser diode package options.

The Laser Diode Selection Guide provides a comprehensive list of all laser diodes available from stock, along with key specifications.

#### **UV Laser Diode**



#### Visible Laser Diodes



#### NIR Laser Diodes



#### MIR Quantum Cascade Lasers



#### Optoelectronic Mounts for Laser Diodes



#### Laser Diode Selection Guide



### 404 - 405 nm

| Item#               | Info | Wavelength (nm) | Power (mW) <sup>a</sup> | Typical/Max<br>Drive Current <sup>a</sup> | Package                                   | Pin Code | Monitor<br>Photodiode <sup>b</sup> | Compatible<br>Socket | Wavelength<br>Tested | Laser Mode             |
|---------------------|------|-----------------|-------------------------|-------------------------------------------|-------------------------------------------|----------|------------------------------------|----------------------|----------------------|------------------------|
| L404P400M           | 0    | 404             | 400                     | 370 mA / 410 mA                           | Ø5.6 mm                                   | G        | No                                 | S7060R               | No                   | Multimode              |
| LP405-SF10          | 0    | 405             | 10                      | 50 mA / 60 mA                             | Ø5.6 mm, SM Pigtail                       | В        | Yes                                | S7060Rc              | Yes                  | Single Transverse Mode |
| L405P20             | 0    | 405             | 20                      | 38 mA / 55 mA                             | Ø5.6 mm                                   | В        | Yes                                | S7060R               | No                   | Single Transverse Mode |
| LP405C1             | 0    | 405             | 30                      | 75 mA / 110 mA                            | Ø3.8 mm, SM Pigtail,<br>Collimator Output | G        | No                                 | <u>S038S</u> c       | Yes                  | Single Transverse Mode |
| L405G2 <sup>d</sup> | 0    | 405             | 35                      | 50 mA / 60 mA                             | Ø3.8 mm                                   | G        | No                                 | S038S                | Yes                  | Single Transverse Mode |
| DL5146-101S         | 0    | 405             | 40                      | 70 mA / 100 mA                            | Ø5.6 mm                                   | В        | Yes                                | S7060R               | No                   | Single Transverse Mode |
| LP405-MF300         | 0    | 405             | 300                     | 350 mA / 410 mA                           | Ø5.6 mm, MM Pigtail                       | G        | No                                 | S7060Rc              | Yes                  | Multimode              |
| L405G1              | 0    | 405             | 1000                    | 900 mA / 1200 mA                          | Ø9 mm                                     | G        | No                                 | S8060                | No                   | Multimode              |

- a. Do not exceed the maximum optical power or maximum drive current, whichever occurs first.
- b. Laser diodes with a built-in monitor photodiode can operate at constant power.
- c. This socket is included with the purchase of the corresponding laser diode.
- d. The L405G2 is tested to ensure a center wavelength tolerance of ±1 nm.

#### Based on your currency / country selection, your order will ship from Munich, Germany

| +1     | Qty         | Docs | Part Number - Univ | rersal                                                                       | Price ex VAT                     | Available        |
|--------|-------------|------|--------------------|------------------------------------------------------------------------------|----------------------------------|------------------|
| +1 🗎   |             |      | L404P400M          | 404 nm, 400 mW, Ø5.6 mm, G Pin Code, MM Laser Diode                          | 671,18 €<br>Volume Pricing       | <u>7-10 Days</u> |
| Choose | <u>Item</u> |      | LP405-SF10         | 405 nm, 10 mW, B Pin Code, SM Fiber-Pigtailed Laser Diode, FC/PC             | 642,59€                          | Today            |
| +1≒    |             |      | L405P20            | 405 nm, 20 mW, Ø5.6 mm, B Pin Code, Laser Diode                              | 51,88 €<br><u>Volume Pricing</u> | Today            |
| Choose | <u>Item</u> |      | LP405C1            | 405 nm, 30 mW, G Pin Code, SM Fiber-Pigtailed Laser Diode, Collimator Output | 1.095,71 €                       | Today            |
| +1 🗎   |             |      | <u>L405G2</u>      | 405 nm, 35 mW, Ø3.8 mm, G Pin Code, Laser Diode                              | 93,51 €<br><u>Volume Pricing</u> | Today            |
| +1≒    |             |      | DL5146-101S        | 405 nm, 40 mW, Ø5.6 mm, B Pin Code Laser Diode                               | 85,49 €<br><u>Volume Pricing</u> | Today            |
| Choose | <u>Item</u> |      | LP405-MF300        | 405 nm, 300 mW, G Pin Code, Ø50 μm MM Fiber-Pigtailed Laser Diode, FC/PC     | 840,57 €                         | Today            |
| +1≒    |             |      | L405G1             | 405 nm, 1000 mW, Ø9 mm, G Pin Code, MM Laser Diode                           | 695,39 €                         | Today            |

Add To Cart









Share this: f 🚭 💟 🛨 🖾 46









# **Charles K. Kao - Facts**



Photo: U. Montan

Charles Kuen Kao

Born: 4 November 1933, Shanghai, China

Affiliation at the time of the award: Standard Telecommunication Laboratories, Harlow, United Kingdom, Chinese University of Hong Kong, Hong Kong, China

Prize motivation: "for groundbreaking achievements concerning the transmission of light in fibers for optical communication"

Field: fiber technology, instrumentation

Prize share: 1/2

# Optical Fiber

## Core

- Glass or plastic with a higher index of refraction than the cladding
- Carries the signal

## Cladding

 Glass or plastic with a lower index of refraction than the core

### Buffer

 Protects the fiber from damage and moisture

## Jacket

- Holds one or more fibers in a cable









|     | Mode            | Core<br>Diameter | Wavelength         | Modal<br>Bandwidth | Cable jacket<br>color |
|-----|-----------------|------------------|--------------------|--------------------|-----------------------|
| ОМ1 | multi-<br>mode  | 62.5 μm          | 850 nm<br>1300 nm  | 200 MHz            | Orange                |
| OM2 | multi-<br>mode  | 50 μm            | 850 nm<br>1300 nm  | 500 MHz            | Orange                |
| ОМЗ | multi-<br>mode  | 50 μm            | 850 nm<br>1300 nm  | 2000 MHz           | Aqua                  |
| OM4 | multi-<br>mode  | 50 μm            | 850 nm<br>1300 nm  | 4700 MHz           | Aqua                  |
| OS1 | single-<br>mode | 9 μm             | 1310 nm<br>1550 nm | -                  | Yellow                |





# HETEROSTRUKTURE









 $AI_xGa_{1-x}As$ 

$$x=0$$
 E<sub>g</sub>=1.4eV

$$x=1$$
 E<sub>g</sub>=2.2eV

 $Ga_xIn_{1-x}As_yP_{1-y}$ 





# **RHEED**

















sončna celica

integracija GaAs s Si

Zhores Ivanovich Alferov (Russian: Жоре́с Ива́нович Алфёров, [ҳɐˈres ɪˈvanəvˈttɕ ɐlˈforəf]; Belarusian: Жарэс Іва́навіч Алфёраў; born March 15, 1930) is a Belarusian, Soviet and Russian physicist and academic who contributed significantly to the creation of modern heterostructure physics and electronics. He is the inventor of the heterotransistor and the winner of 2000 Nobel Prize in Physics. He is also a Russian politician and has been a member of the Russian State Parliament, the Duma, since 1995. Lately, he has become one of the most influential members of the Communist Party of the Russian Federation.



Born Zhores Ivanovich Alferov

15 March 1930<sup>[1]</sup>

Vitebsk, Byelorussian SSR,

Soviet Union<sup>[1]</sup>

Died 1 March 2019 (aged 88)<sup>[1]</sup>

St Petersburg, Russia<sup>[1]</sup>

Nationality Soviet (until 1991) / Russian

(since 1991)

Alma mater Saint Petersburg State

Electrotechnical University "LETI"

(old name V. I. Ulyanov

Electrotechnical Institute "LETI")

Known for Heterotransistors

Awards Global Energy Prize (2005)

Kyoto Prize in Advanced

Technology (2001)

Nobel Prize in Physics (2000)

Demidov Prize (1999)

loffe Prize (Russian Academy of

Sciences, 1996)

USSR State Prize (1984)

Lenin Prize (1972)

Stuart Ballantine Medal (1971)

Order of Lenin (1986)

Scientific career

Fields Applied physics

Institutions loffe Physico-Technical Institute

Thesis Heterojunctions in

semiconductors ≥ (1970)

## **HETEROSPOJ**



l: povezan tip



II: zamaknjen tip



III: prekinjen tip

GaAlAs/GaAs

 $InAs/AI_{0.4}Ga_{0.6}Sb$ 

InAs/GaSb

## **DVODIMENZIONALNI ELEKTRONSKI PLIN**



debelina: 10 nm

gostota elektronov: 1011/cm²

# GOSTOTA STANJ V 3D, 2D, 1D, 0D SISTEMIH

# razsežen polprevodnik



kvantna žica



# kvantna jama



kvantna pika



$$\frac{4\pi}{3}k_F^3 = \frac{N}{2}\frac{(2\pi)^3}{V}$$
 3D

$$E_F = \frac{\hbar^2}{2m_e} k_F^2 = \frac{\hbar^2}{2m_e} \left(3\pi^2 n\right)^{2/3}$$

$$g(E) = \frac{\mathrm{d}N(E)}{\mathrm{d}E} \propto E^{1/2}$$

$$\frac{N}{2} \frac{(2\pi)^2}{S} = \pi k_F^2$$

$$E_F = \frac{\hbar^2}{2m_e} 2\pi n$$

$$g(E) = \frac{\mathrm{d}N(E)}{\mathrm{d}E} = \frac{m_e}{\pi\hbar^2}S = \mathrm{konst}$$



# ID

$$\frac{N}{2}\frac{2\pi}{l} = 2k_F$$

$$E_F = \frac{\hbar^2}{2m_e} (\pi n/2)^2$$

$$g(E) = \frac{\mathrm{d}N(E)}{\mathrm{d}E} = l\frac{\sqrt{2m_e}}{\hbar} \frac{1}{\pi} \frac{1}{\sqrt{E}}$$

$$g(E) = \frac{4l}{hv}$$





